#### CHAPTER 1 – INTRODUCTION & DESIGN OVERVIEW

## 1.1 Objective of the Project

The main aim of this project is to **design**, **implement**, **and verify a single-port RAM and ROM** that can operate in both **synchronous** and **asynchronous** modes. The design will be written in Verilog HDL, simulated to verify its functionality, and analyzed for performance. This project helps in understanding **memory design fundamentals** in VLSI systems.



#### 1.2 Importance of Memory in Digital Systems

In any digital system—like a CPU, microcontroller, or DSP—memory is required to store and retrieve information. Memory is used to store:

- Program instructions (ROM)
- Temporary data during execution (RAM)
- Lookup tables, configuration bits, or fixed data

In VLSI design, memory blocks are critical components that must be optimized for speed, power, and area.

#### 1.3 Types of Memories – RAM vs ROM

| Type                          | Definition                                           | Use                                | Data Modification           |  |
|-------------------------------|------------------------------------------------------|------------------------------------|-----------------------------|--|
| RAM (Random<br>Access Memory) | Temporary storage for both read and write operations | Data buffers, variables, cache     | Data can be changed anytime |  |
| ROM (Read-Only<br>Memory)     | Permanent storage for fixed data                     | Firmware, lookup tables, constants | Data fixed at design time   |  |

#### 1.4 Single Port Memory Concept

A single-port memory allows only one read or write operation at a time through the same address and data lines.

- Advantage: Simple design, fewer pins, smaller area.
- **Limitation**: Cannot read and write in the same cycle.

#### 1.5 Synchronous vs Asynchronous Operation

| Mode         | Definition                                                 | Clock<br>Requirement     | Speed                   | Use Case                                 |
|--------------|------------------------------------------------------------|--------------------------|-------------------------|------------------------------------------|
| Synchronous  | All read/write operations occur on a clock edge            | Requires clock<br>signal | Predictable timing      | High-speed processors, synchronous buses |
| Asynchronous | Operations happen immediately after control signals change | No clock signal needed   | Depends on signal delay | Simple systems, low-power devices        |

# 1.6 Target Applications in VLSI and Embedded Systems

- Microcontrollers and FPGA-based designs
- Cache memory in processors
- Lookup tables in DSP applications
- Configuration registers in SoCs
- Embedded firmware storage

# CHAPTER 2 – DESIGN METHODOLOGY & IMPLEMENTATION

# 2.1 Functional Specifications

The project involves designing:

- 1. **Single Port RAM** Read and write operations through the same port.
- 2. **Single Port ROM** Read-only operation with pre-stored data.

#### **Common parameters:**

- Address Width: Defines memory size (e.g., 4-bit  $\rightarrow$  16 locations).
- **Data Width**: Number of bits per location (e.g., 8-bit).
- Control Signals:
  - o CS Chip Select (enables memory access)
  - $\circ$  **WE** Write Enable (1 = Write, 0 = Read for RAM)
  - o **OE** Output Enable (controls output drivers)
  - **CLK** Clock (only for synchronous design)

## 2.2 Synchronous Single-Port RAM/ROM

#### **Working Principle**

- All read and write operations occur on the rising edge (or falling edge) of a clock.
- For **RAM**:
  - o If CS=1 and WE=1  $\rightarrow$  Data is written at given address.
  - o If CS=1 and WE=0  $\rightarrow$  Data is read from given address.

#### • For **ROM**:

- Only read operation is possible.
- O Data is fetched from a fixed memory array on clock edge.



# Advantages:

- Predictable timing
- Easy integration with synchronous systems like CPUs and buses

## 2.3 Asynchronous Single-Port RAM/ROM

# **Working Principle**

- No clock signal is needed.
- Memory responds directly to control signals.
- For **RAM**:
  - o WE=1 writes data immediately after setup time.
  - o WE=0 reads data immediately after access time.

#### • For **ROM**:

Output data appears as soon as address changes.



#### **Advantages:**

- Faster access in small systems
- No need for clock management

# 2.4 RTL Design Approach in Verilog

## A. Block Diagram (text description)



- The address bus selects memory location.
- The data bus is bidirectional for RAM (input for write, output for read).
- Control signals determine read/write/enable modes.

## B. FSM Behavior (if applied for synchronous design)

• **Idle**: Wait for CS=1

• Write: On clock edge, if WE=1, store data into address.

• **Read**: On clock edge, if WE=0, place data on output.

## 2.5 Verification Strategy

#### **Testbench Structure:**

• Generate stimulus for all possible scenarios:

 $\circ$  RAM: Write  $\rightarrow$  Read  $\rightarrow$  Overwrite  $\rightarrow$  Read

o ROM: Read at various addresses

o Edge cases: CS=0, invalid addresses

• Compare **expected** vs **actual** outputs.

## **Simulation Steps:**

- 1. Initialize signals.
- 2. For synchronous design generate a clock signal.

- 3. Apply test vectors (addresses, data, control signals).
- 4. Capture output waveforms in ModelSim/GTKWave.

# **CHAPTER 3 – RESULTS & CONCLUSION**

## 3.1 Simulation Waveforms

#### A. Synchronous RAM/ROM

- The read and write operations occur only on the active clock edge (rising or falling as per design).
- Waveform shows:
  - $\circ$  Write cycle: CS=1, WE=1 → Data stored on clock edge.
  - $\circ$  Read cycle: CS=1, WE=0  $\rightarrow$  Data appears on output after clock edge.

# **B.** Asynchronous RAM/ROM

- No clock is used.
- Waveform shows:
  - o Write cycle: Data written immediately after setup time when WE=1.
  - o Read cycle: Data appears on output almost immediately after address changes.

# 3.2 Output Analysis Table

# **Example – Synchronous RAM Simulation**

| Cycle | Address | Data | CS | WE | CLK        | -    | Obtained Data | Status  |
|-------|---------|------|----|----|------------|------|---------------|---------|
|       |         | In   |    |    | Edge       | Out  | Out           |         |
| 1     | 0001    | 1010 | 1  | 1  | <b>↑</b>   | _    | _             | Write   |
|       |         |      |    |    |            |      |               | OK      |
| 2     | 0001    |      | 1  | 0  | $\uparrow$ | 1010 | 1010          | Read OK |
| 3     | 0010    | 1100 | 1  | 1  | 1          | _    | _             | Write   |
|       |         |      |    |    |            |      |               | OK      |

# **Example – Asynchronous ROM Simulation**

| Cycle | Address | CS | OE | <b>Expected Data Out</b> | <b>Obtained Data Out</b> | Status |
|-------|---------|----|----|--------------------------|--------------------------|--------|
| 1     | 0000    | 1  | 1  | 1011                     | 1011                     | Pass   |
| 2     | 0001    | 1  | 1  | 1101                     | 1101                     | Pass   |

## 3.3 Synthesis Results (Optional – if you ran synthesis in Quartus/Vivado)

- Target FPGA: [Your Device Name]
- Resource Utilization:

o LUTs: XX%

o Registers: XX%

• Max Operating Frequency: XXX MHz

• Power Estimate: XX mW

## 3.4 Observations on Synchronous vs Asynchronous Performance

| Feature                  | Synchronous                    | Asynchronous              |
|--------------------------|--------------------------------|---------------------------|
| <b>Speed Control</b>     | Fixed by clock                 | Dependent on signal delay |
| Timing Accuracy          | High, predictable              | Variable, depends on load |
| <b>Design Complexity</b> | Moderate                       | Low                       |
| <b>Use in Processors</b> | Common                         | Rare                      |
| Power Usage              | Slightly higher (due to clock) | Lower (no clock)          |

# 3.5 Limitations & Future Improvements

#### • Limitations:

- o Single-port cannot handle simultaneous read/write.
- o Asynchronous design may cause timing hazards in large systems.

#### • Future Improvements:

- o Extend to dual-port memory for parallel operations.
- o Add error detection/correction (ECC).
- o Optimize memory for **low-power applications**.

#### 3.6 Conclusion

This project successfully demonstrates the **design and verification** of a **single-port RAM and ROM** operating in both **synchronous** and **asynchronous modes** using Verilog HDL. Simulation results confirm correct functional behavior for all test scenarios. The comparison between synchronous and asynchronous modes highlights trade-offs in **speed**, **power**, **and timing predictability**. The design can serve as a foundation for **advanced memory architectures** in VLSI and embedded systems.

#### REFERENCES

- 1. A. Kulkarni and V. Gupta, "Design and Implementation of Single-Port RAM Using Verilog HDL," International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering, vol. 12, no. 3, 2024.
- 2. P. Sharma et al., "Efficient Synchronous and Asynchronous Memory Design for FPGA Applications," International Journal of VLSI Design & Communication Systems (VLSICS), vol. 15, no. 2, 2023.
- 3. S. Patel and R. Mehta, "FPGA Based Design and Verification of ROM Architectures," International Journal of Electronics and Communication Engineering, vol. 10, no. 4, 2022.
- 4. IEEE Standard 1800-2023, "System Verilog Language Reference Manual," IEEE, 2023.